

# High-Frequency Flash Programmable PLL Die with Spread Spectrum

#### **Features**

- Flash programmable die for in-package programming of crystal oscillators
- High resolution phase-locked loop (PLL) with 10-bit multiplier and 7-bit divider
- Flash programmable capacitor tuning array
- Simple 2-pin programming interface (excluding VDD and VSS pins)
- On-chip oscillator used with external 25.1 MHz fundamental tuned crystal
- Flash programmable spread spectrum with spread percentages between +0.25% and +2.00%
- Spread spectrum on/off function
- Operating frequency□ 5–170 MHz at 3.3V ± 10%
- Seven-bit linear post divider with divide options from divide-by-2 to divide-by-127
- Programmable PD# or OE pin
- Programmable asynchronous or synchronous OE and PD# modes
- Low jitter output
  □ < 200 ps (pk-pk) at 3.3V ± 10%
- Controlled rise and fall times and output slew rate
- Software configuration support

#### **Benefits**

- Enables quick turnaround of custom oscillators and lowers inventory costs through stocking blank parts. In addition, the part may be Flash programmed up to 100 times. This reduces programming errors and provides an easy upgrade path for existing designs.
- Enables synthesis of highly accurate and stable output clock frequencies with zero or low PPM.
- Enables fine tuning of output clock frequency by adjusting the CLoad of the crystal.
- Allows the device to go into standard 4 or 6-pin packages.
- Lowers cost of oscillator, because PLL may be programmed to a high frequency using a low frequency, low cost crystal.
- Provides various spread percentage.
- Provides the ability to enable or disable Spread Spectrum with an external pin.
- Provides flexibility in output configurations and testing.
- Enables low operation or output enable function.
- Provides flexibility for system applications through selectable instantaneous or synchronous change in outputs.
- Suitable for most PC, consumer, and networking applications.
- Has lower EMI than oscillators.
- Easy to use software support for design entry.

#### **Die Pad Description**



#### Note

Active die size: X = 75.0 mils / 1907  $\mu$ m Y = 56.2 mils / 1428  $\mu$ m

Scribe: X (horizontal) =  $2.8 \text{ mils } / 71 \text{ }\mu\text{m}$ 

Y (vertical) = 3.4 mils / 86.2  $\mu$ m Bond pad opening: 85  $\mu$ m x 85  $\mu$ m

Pad pitch: 125  $\mu$ m x 125  $\mu$ m (pad center to pad center)

Wafer thickness: 11 mils TYPICAL



## **Block Diagram**



## **Die Pad Summary**

Pad coordinates are referenced from the center of the die (X = 0, Y = 0)

Table 1. Die Pad Summary

| Name     | Die Pad | Description                                                                                                                                                                    | X Coordinate     | Y Coordinate       |
|----------|---------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------|--------------------|
| $V_{DD}$ | 1,2     | Power supply.                                                                                                                                                                  | -843.612         | 597.849, 427.266   |
| $V_{SS}$ | 6,7     | Ground.                                                                                                                                                                        | 883.743, 887.355 | -563.304, -369.957 |
| XIN      | 4       | Crystal gate pin.                                                                                                                                                              | -843.612         | -1.806             |
| XOUT     | 3       | Crystal drain pin.                                                                                                                                                             | -843.612         | 236.565            |
| PD#/OE   | 5       | Flash programmable to function as power down or output enable in normal operating mode. Weak pull up is enabled by default.                                                    | -843.612         | -424.662           |
| $V_{PP}$ |         | Super voltage when going into programming mode.                                                                                                                                |                  |                    |
| SDA      |         | Data pin when going into and when in programming mode.                                                                                                                         |                  |                    |
| SSON#    | 10      | Active low spread spectrum control. Asserting LOW turns the internal modulation waveform on. Strong pull down is enabled by default. Pull down is disabled in power down mode. | 834.183          | 589.848            |
| SCL      |         | Clock pin in programming mode. Must be double bonded to the OUT pad for pinouts not using the SSON# function. There is an internal pull down resistor on this pad.             |                  |                    |
| OUT      | 9       | Clock output. There is an internal pull down resistor on this pad. Weak pull down is enabled by default. Default output is from the reference.                                 | 834.183          | 462.840            |
| NC       | 8       | No connect pin (do not connect this pad).                                                                                                                                      | 834.183          | 335.832            |



#### **Functional Description**

CY5057 is a Flash programmable, high accuracy, PLL-based die designed for the crystal oscillator market. It also contains spread spectrum circuitry that is enabled or disabled with an external pin. The die is integrated with a low cost 25.1 MHz fundamental tuned crystal in a four or six pin through hole or surface mount package. The oscillator devices may be stocked as blank parts and custom frequencies programmed in-package at the last stage before shipping. This enables faster manufacturing of custom and standard crystal oscillators without the need for dedicated and expensive crystals.

CY5057 contains an on-chip oscillator and unique oscillator tuning circuit for fine tuning the output frequency. The crystal  $C_{load}$  is selectively adjusted by programming a set of Flash memory bits. This feature is used to compensate for crystal variations or to obtain a more accurate synthesized frequency.

CY5057 uses a simple two-pin programming interface excluding the  $V_{SS}$  and  $V_{DD}$  pins. Clock outputs are generated from 5 MHz to 170 MHz at  $3.3 \rm V \pm 10\%$  operating voltage. You can reprogram the entire Flash configuration multiple times, to alter or reuse the programmed inventory.

CY5057 PLL die is designed for very high resolution. It has a 10-bit feedback counter multiplier and a 7-bit reference counter divider. This enables the synthesis of highly accurate and stable output clock frequencies with zero or low PPM error. The output of the PLL or the oscillator is further modified by a 7-bit linear post divider with a total of 126 divider options (2 to 127).

CY5057 also contains flexible power management controls. These parts include both power down mode (PD# = 0) and output enable mode (OE = 1). The power down and output enable modes have an additional setting to determine timing (asynchronous or synchronous) with respect to the output signal.

Controlled rise and fall times, unique output driver circuits, and innovative circuit layout techniques enables CY5057 to have low jitter and accurate outputs. This makes it suitable for most PC, networking, and consumer applications.

CY5057 also has an additional spread spectrum feature that is disabled or enabled with an external pin. See Spread Spectrum on page 4 for details.

## Flash Configuration and Spread Spectrum Storage Block

The following table summarizes the features configurable by the Flash memory bits. Refer to "CY5057 Programming Specification" for programming details. The specification can be obtained from your Cypress factory representative.

Table 2. Flash Programmable Features

| Adjust                                                | Feedback counter value (P)                  |  |  |  |
|-------------------------------------------------------|---------------------------------------------|--|--|--|
| Frequency                                             | Reference counter value (Q)                 |  |  |  |
|                                                       | Output divider selection                    |  |  |  |
|                                                       | Oscillator tuning (load capacitance values) |  |  |  |
| Oscillator direct output                              |                                             |  |  |  |
| Power management mode (OE or PD#)                     |                                             |  |  |  |
| Power management timing (synchronous or asynchronous) |                                             |  |  |  |
| Spread spectrum                                       |                                             |  |  |  |

#### **PLL Output Frequency**

CY5057 contains a high resolution PLL with a 10-bit multiplier and a 7-bit divider. The output frequency of the PLL is determined by the following formula:

$$\mathsf{F}_{\mathsf{PLL}} = \frac{2 \bullet (\mathsf{PBL} + 4) + \mathsf{Po}}{(\mathsf{QL} + 2)} \bullet \mathsf{F}_{\mathsf{REF}}$$

In this formula:

- Q<sub>L</sub> is the loaded or programmed reference counter value (Q counter)
- P<sub>BL</sub> is the loaded or programmed feedback counter value (P counter)
- Po is the P offset bit (is only 0 or 1)

In spread spectrum mode, the time averaged P value is used to calculate the average frequency.

Document Number: 38-07363 Rev. \*C Page 3 of 10



#### **Power Management Features**

CY5057 contains Flash programmable PD# (active LOW) and OE (active HIGH) functions. If power down mode is selected (PD# = 0), the oscillator and PLL are placed in a low supply current standby mode and the output is tri-stated and weakly pulled low. The oscillator and PLL circuits must relock when the part leaves power down mode. If output enable mode is selected (OE = 0), the output is tri-stated and weakly pulled low. In this mode the oscillator and PLL circuits continue to operate allowing a rapid return to normal operation when the output is enabled.

In addition, the PD# and OE modes may be programmed to occur synchronously or asynchronously with respect to the output signal. When the asynchronous setting is used, the power down or output disable occurs immediately (allowing for logic delays) irrespective of the position in the clock cycle. However, when the synchronous setting is used, the part waits for a falling

edge at the output before power down or output enable signal initiated, thus preventing output glitches. In asynchronous or synchronous setting, the output is always enabled synchronously by waiting for the next falling edge of the output.

#### **Spread Spectrum**

CY5057 contains spread spectrum with Flash programmable spread percentage and modulation frequency. Center spread nonlinear "Hershey kiss" modulation is obtained. Spread percentage is programmed to values between  $\pm 0.250\%$  and  $\pm 2.00\%$ , in 0.25% intervals. Only one spread profile (for one specific percentage spread and for one output frequency) may be programmed into the device at a time.

CY5057 has a spread spectrum on and off function. The spread spectrum is enabled or disabled through an external pin. Timing this feature is explained in Switching Waveforms on page 7.



Figure 1. Crystal Oscillator Tuning Circuit

Table 3. Crystal Oscillator Tuning Cap Values

| Bit <sup>[1]</sup>   |       | Capacitance per Bit (pF) |
|----------------------|-------|--------------------------|
| C <sub>7</sub> (MSB) | 24.32 |                          |
| C <sub>6</sub>       | 12.16 |                          |
| C <sub>5</sub>       | 6.08  |                          |
| C <sub>4</sub>       | 3.04  |                          |
| C <sub>3</sub>       | 1.52  |                          |
| C <sub>2</sub>       | 0.76  |                          |
| C <sub>1</sub>       | 0.38  |                          |
| C <sub>0</sub> (LSB) | 0.19  |                          |

#### Note

Document Number: 38-07363 Rev. \*C

Page 4 of 10

<sup>1.</sup> C<sub>XIN.</sub> C<sub>XOUT.</sub> and parasitic capacitance due to fixture and package should be included when calculating the total capacitance.



## Inkless Die Pick Map (DPM) Format

Cypress ships inkless wafers to customers with an accompanying die pick map, which is used to determine the good die for assembly and programming. Customers can also access individual DPM files at their convenience via ftp.cypress.com with a valid user account login and password. Contact your local Cypress Field Application Engineer (FAE) or sales representative for a customer FTP account. The DPM files are named using the fab lot number and wafer number scribed on the wafer. The DPM files are transferred to the customer's FTP account when the factory ships out the wafers against their purchase order (PO).

## **Absolute Maximum Ratings**

Exceeding maximum ratings may shorten the useful life of the device. User guidelines are not tested.

| Supply voltage0.5 to +7.0V                                           |
|----------------------------------------------------------------------|
| Input voltage $-0.5$ V to $V_{DD}$ + $0.5$                           |
| Storage temperature (non condensing) –55°C to +125°C                 |
| Junction temperature $-40^{\circ}\text{C}$ to $+125^{\circ}\text{C}$ |
| Data retention at Tj = 125°C> 10 years                               |
| Maximum non volatile programming cycles100                           |
| Static discharge voltage ≥ 2000V                                     |
| (per MIL-STD-883, method 3015)                                       |
| Output (pad 9) sink or sources current20 mA maximum                  |

## **Operating Conditions**

| Parameter         | Description                                                                                                             |       |      | Unit |
|-------------------|-------------------------------------------------------------------------------------------------------------------------|-------|------|------|
| $V_{DD}$          | Supply voltage (3.3V)                                                                                                   | 3.0   | 3.6  | V    |
| $T_{AJ}^{[2]}$    | Operating temperature, junction                                                                                         | -40   | 100  | °C   |
| C <sub>LC</sub>   | Maximum capacitive load on the output (CMOS levels spec) $V_{DD} = 3.0V - 3.6V, output frequency = 5 - 170 \text{ MHz}$ |       | 15   | pF   |
| X <sub>REF</sub>  | Reference frequency with spread spectrum disabled. Fundamental tuned crystals only                                      |       | 25.1 | MHz  |
| C <sub>in</sub>   | Input capacitance (except crystal pins)                                                                                 |       | 7    | pF   |
| C <sub>XIN</sub>  | Crystal input capacitance (all internal caps off)                                                                       | 10    | 14   | pF   |
| C <sub>Xout</sub> | Crystal output capacitance (all internal caps off)                                                                      | 10    | 14   | pF   |
| T_PSRT            | Power up time for all V <sub>DD</sub> s to reach minimum specified voltage (power ramps must be monotonic)              | 0.005 | 500  | ms   |

#### Note

Document Number: 38-07363 Rev. \*C

<sup>2.</sup> In Cypress standard TSSOP packages with external crystal.



## **DC Electrical Characteristics** $T_j = -40 \text{ to } 100^{\circ}\text{C}$

| Parameter           | Description                                    | Test Conditions                                                                                                      | Min                     | Max                     | Unit     |
|---------------------|------------------------------------------------|----------------------------------------------------------------------------------------------------------------------|-------------------------|-------------------------|----------|
| V <sub>IL</sub>     | Input low voltage<br>PD#/OE and SSON#<br>pins  | CMOS levels, 30% of $V_{DD}$<br>$V_{DD} = 3.0V-3.6V$                                                                 |                         | 0.3*<br>V <sub>DD</sub> | V        |
| V <sub>IH</sub>     | Input high voltage<br>PD#/OE and SSON#<br>pins | CMOS levels, 70% of $V_{DD}$<br>$V_{DD} = 3.0V - 3.6V$                                                               | 0.7*<br>V <sub>DD</sub> |                         | V        |
| V <sub>OL</sub>     | Output low voltage, OUT pin                    | $V_{DD} = 3.0V - 3.6V$ , $I_{OL} = 8 \text{ mA}$                                                                     |                         | 0.4                     | V        |
| V <sub>OH</sub>     | Output high voltage,<br>CMOS levels            | $V_{DD} = 3.0V - 3.6V$ , $I_{OH} = -8 \text{ mA}$                                                                    | V <sub>DD</sub> – 0.4   |                         | V        |
| I <sub>ILPDOE</sub> | Input low current,<br>PD#/OE pin               | $V_{IN} = V_{SS}$ (Internal pull up = 3M $\Omega$ typical)                                                           |                         | 10                      | μА       |
| I <sub>IHPDOE</sub> | Input high current,<br>PD#/OE pin              | $V_{\text{IN}} = V_{\text{DD}}$<br>(Internal pull up = 100k $\Omega$ typical)                                        |                         | 10                      | μА       |
| I <sub>ILSR</sub>   | Input low current,<br>SSON# pin                | $V_{\text{IN}} = V_{\text{SS}}$<br>(Internal pull down = 100k $\Omega$ typical)                                      |                         | 10                      | μА       |
| I <sub>IHSR</sub>   | Input high current,<br>SSON# pin               | $V_{IN} = V_{DD}$<br>(Internal pull down = 100kΩ typical)                                                            |                         | 50                      | μА       |
| $I_{DD}$            | Supply current                                 | No Load, V <sub>DD</sub> = 3.0V–3.6V, Fout = 170 MHz                                                                 |                         | 50                      | mA       |
| I <sub>OZ</sub>     | Output leakage current, OUT pin                | V <sub>DD</sub> = 3.0V–3.6V, output disabled with OE                                                                 |                         | 50                      | μА       |
| I <sub>PD</sub>     | Standby current                                | V <sub>DD</sub> = 3.0V–3.6V, device powered down with PD#                                                            |                         | 50                      | μΑ       |
| R <sub>UP</sub>     | Pull up resistor on PD#/OE pin                 | $V_{DD}$ = 3.0 to 3.6V, measured at $V_{IN}$ = $V_{SS}$<br>$V_{DD}$ = 3.0V–3.6V, measured at $V_{IN}$ = 0.7 $V_{DD}$ | 1<br>80                 | 6<br>150                | MΩ<br>kΩ |
| R <sub>DN</sub>     | Pull down resistor on SSON# and OUT pins       | $V_{DD} = 3.0V - 3.6V$ , measured at $V_{IN} = 0.5V_{DD}$                                                            | 80                      | 150                     | kΩ       |
| Rf                  | Crystal feedback resistor                      | $V_{DD} = 3.0V-3.6V$ , measured at $X_{IN} = 0$ .                                                                    | 100                     |                         | kΩ       |

## AC Electrical Characteristics $Tj = -40 \text{ to } 100^{\circ}\text{C}$

| Parameter <sup>[2]</sup> | Description                | Test Conditions                                                                                                                              | Min      | Max                                    | Unit          |
|--------------------------|----------------------------|----------------------------------------------------------------------------------------------------------------------------------------------|----------|----------------------------------------|---------------|
| F <sub>out</sub>         | Output frequency           | $V_{DD} = 3.0 \text{ to } 3.6 \text{V, } C_{L} = 15 \text{ pF}$                                                                              | 5        | 170                                    | MHz           |
| tr                       | OUT rise time              | $V_{DD} = 3.0V - 3.6V$ , 20% to 80% $V_{DD}$ , $C_L = 15 \text{ pF}$                                                                         |          | 2.7                                    | ns            |
| tf                       | OUT fall time              | $V_{DD} = 3.0V - 3.6V$ , 80% to 20% $V_{DD}$ , $C_L = 15 \text{ pF}$                                                                         |          | 2.7                                    | ns            |
| DC                       | OUT duty cycle             | Divider output, measured at V <sub>DD</sub> /2<br>Crystal direct output, measured at V <sub>DD</sub> /2                                      | 45<br>40 | 55<br>60                               | %<br>%        |
| t <sub>J1</sub>          | Peak to peak period jitter | $F_{out} \ge 133$ MHz, $V_{DD}/2$ , SS off<br>25 MHz $\le F_{out} < 133$ MHz, $V_{DD}/2$ , SS off<br>$F_{out} < 25$ MHz, $V_{DD}/2$ , SS off |          | 200<br>400<br>1% of 1/F <sub>out</sub> | ps<br>ps<br>s |
| t <sub>J2</sub>          | Cycle-to-cycle jitter      | $F_{out}$ >133 MHz, $V_{DD}$ /2, SS on 25 MHz $\leq$ $F_{out}$ < 133 MHz, $V_{DD}$ /2, SS on $F_{out}$ < 25 MHz, $V_{DD}$ /2, SS on          |          | 200<br>400<br>1% of 1/F <sub>out</sub> | ps<br>ps<br>s |
| F <sub>MOD</sub>         | Modulation frequency       |                                                                                                                                              | 30       | 33                                     | kHz           |
| DL                       | Crystal drive level        | Measured at 25.1 MHz, with crystal ESR = $20\Omega$ , cap setting = hex16, DL = program code [1,0]                                           |          | 540                                    | μW            |
| –R                       | Negative resistance        | Measured at 25.1 MHz, cap setting = hex FF                                                                                                   |          | -140                                   | Ω             |

Document Number: 38-07363 Rev. \*C

Page 6 of 10



## Timing Parameters<sup>[2]</sup>

| Parameter              | Description                                                                               |     | Max        | Unit |
|------------------------|-------------------------------------------------------------------------------------------|-----|------------|------|
| T <sub>SSON1</sub>     | Time from steady state spread to steady state non spread                                  |     | 600        | μS   |
| T <sub>SSON2</sub>     | Time from steady state non-spread to steady state spread                                  |     | 100        | μS   |
| T <sub>SSON3</sub>     | Minimum SSON# pulse width (positive or negative)                                          | 250 |            | μS   |
| T <sub>MOD</sub>       | Spread spectrum modulation period                                                         | 30  | 33.33      | μS   |
| T <sub>STP,SYNC</sub>  | Time from falling edge on PD# to stopped outputs, synchronous mode, $T = 1/F_{out}$       |     | 1.5T + 350 | ns   |
| T <sub>STP,ASYNC</sub> | Time from falling edge on PD# to stopped outputs, asynchronous mode                       |     | 350        | ns   |
| T <sub>PU,SYNC</sub>   | Time from rising edge on PD# to outputs at valid frequency, synchronous mode              |     | 3          | ms   |
| T <sub>PU,ASYNC</sub>  | Time from rising edge on PD# to outputs at valid frequency, asynchronous mode             |     | 3          | ms   |
| T <sub>PXZ,SYNC</sub>  | Time from falling edge on OE to high-impedance outputs, synchronous mode, $T = 1/F_{out}$ |     | 1.5T+350   | ns   |
| T <sub>PXZ,ASYNC</sub> | Time from falling edge on OE to high-impedance outputs, asynchronous mode                 |     | 350        | ns   |
| T <sub>PZX,SYNC</sub>  | Time from rising edge on OE to running outputs, synchronous mode, T=1/F <sub>out</sub>    |     | 1.5T + 350 | ns   |
| T <sub>PZX,ASYNC</sub> | Time from rising edge on OE to running outputs, asynchronous mode                         |     | 350        | ns   |
| T <sub>LOCK</sub>      | PLL lock time (from 0.9 V <sub>DD</sub> to valid output clock frequency)                  |     | 10         | ms   |

## **Switching Waveforms**

Figure 2. Duty Cycle Timing (dc)



Figure 3. Output Rise/Fall Time





Figure 4. Power Down Timing (Synchronous and Asynchronous Modes)



Figure 5. Output Enable Timing (Synchronous and Asynchronous Modes)



Figure 6. Power Up Timing







Figure 7. Spread Spectrum On and OFF Timing

## **Ordering Information**

| Ordering Code   | Status   | Туре                                  | Operating Range |
|-----------------|----------|---------------------------------------|-----------------|
| CY5057-11WAF    | Obsolete | Inked Wafer (background to 11 mils)   | −40°C to 100°C  |
| CY5057-11WAF-IL | Active   | Inkless Wafer (background to 11 mils) | -40°C to 100°C  |



#### **Document History Page**

| Docum | Document Title: CY5057 High-Frequency Flash Programmable PLL Die with Spread Spectrum Document Number: 38-07363 |                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |  |  |  |
|-------|-----------------------------------------------------------------------------------------------------------------|--------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| REV.  | ECN NO.                                                                                                         | Orig. of<br>Change | Description of Change                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |  |  |
| **    | 112486                                                                                                          | CKN                | New data sheet                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |  |  |
| *A    | 121373                                                                                                          | CKN                | Added scribe lines to die pad description Added wafer thickness to die pad description Added X and Y coordinates to die pad description Removed list of discrete frequencies and discrete spread percentages Removed references to discrete frequencies and profile tables Replaced with description of software for full programmability Operating frequency changed to 5 MHz–170 MHz Removed C0 and C1 from crystal oscillator tuning circuit; renumbered other capacitors Changed maximum junction temperature to 125°C Changed PDOE internal pull up value to 1–6 Mohm when $V_{\text{IN}} = V_{\text{SS}}$ Changed IILPDOE to 10 $\mu\text{A}$ Changed Rf spec to 100 kohm, at condition $X_{\text{IN}} = 0$ Change DL spec to 540 $\mu\text{W}$ , at condition cap setting = hex16, DL=10 Added power up timing diagram separate from power down timing diagram Removed die information table |  |  |  |
| *B    | 127414                                                                                                          | RGL                | Added –11 and other details to ordering Information Added t <sub>PU</sub> details to operating conditions Changed max T <sub>SSON1</sub> value to 600 in timing parameters table Changed parameter T <sub>PU</sub> under timing parameters to T <sub>LOCK</sub> with the description "PLL lock time" Altered minimum and maximum values in power up timing figure                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |  |
| *C    | 2143928                                                                                                         | FGA/PYRS           | Modified power down timing diagram Changed power up timing from min. of 50 μs to 5 μs Added output sink/source current specification in the absolute max ratings Change cap array from 10 to 8-bit Add MSB and LSB in the crystal oscillator tuning cap values table Fixed power up timing diagram Added -R cap setting value FF Added Inkless die information before Absolute Maximum Ratings Added new part number (CY5057-11WAF-IL) with note                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |  |  |

© Cypress Semiconductor Corporation, 2002-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress.

Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges.

Use may be limited by and subject to the applicable Cypress software license agreement.

Document Number: 38-07363 Rev. \*C Revised March 10, 2008

Page 10 of 10